



Summary Basic rules of binary addition are performed by a Inputs Outputs **half adder**, which has two binary inputs (A and B) AB **C**., Σ and two binary outputs (Carry out and Sum). 0 0 0 1 1 0 1 1 0 0 0 1 0 1 1 0 The inputs and outputs can be summarized on a truth table. The logic symbol and equivalent circuit are: ΣΣ R С R 10<sup>th</sup> ed Upper Saddle River, NJ 07458. All Rights R









Summary Notice that the result from the previous example can be read directly on the truth table for a full adder. A B C. Sum Σ Σ 0 0 0 0 0 0 0 1 0 ō 0 C, Cou 0 0 C. 10th ed Saddle River, NJ 07458. All Right









<section-header><section-header><section-header><section-header><section-header><section-header><section-header><section-header><section-header><section-header><section-header>

























































































|                                 | Selected Key Terms                                                                                                                            |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Full-adder                      | A digital circuit that adds two bits and an input<br>carry bit to produce a sum and an output carry.                                          |
| Cascading                       | Connecting two or more similar devices in a manner that expands the capability of one device.                                                 |
| Ripple carry                    | A method of binary addition in which the output<br>carry from each adder becomes the input carry of<br>the next higher order adder.           |
| Look-ahead<br>carry             | A method of binary addition whereby carries from<br>the preceding adder stages are anticipated, thus<br>eliminating carry propagation delays. |
| Floyd, Digital Fundamentals, 10 | <sup>b</sup> ed © 2009 Peurson Education, Upper Saddle River, NJ 07458. All Rights Reserved                                                   |



























44



10. The 74LS280 can generate even or odd parity. It can also be used as

- a. an adder
- b. a parity tester
- c. a MUX
- d. an encoder

|                                      | Quiz                                                                        |                   |  |
|--------------------------------------|-----------------------------------------------------------------------------|-------------------|--|
|                                      |                                                                             |                   |  |
|                                      | Answers:                                                                    |                   |  |
|                                      | 1. c 6.                                                                     | . d               |  |
|                                      | 2. c 7.                                                                     | a                 |  |
|                                      | 3. b 8.                                                                     | . d               |  |
|                                      | 4. c 9.                                                                     | <mark>. b</mark>  |  |
|                                      | 5. a 10                                                                     | <mark>0. b</mark> |  |
|                                      |                                                                             |                   |  |
|                                      |                                                                             |                   |  |
| Floyd, Digital Fundamentals, 10th ed | © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved |                   |  |

